]> git.kernelconcepts.de Git - karo-tx-uboot.git/blob - include/configs/enbw_cmc.h
Merge branch 'master' of git://git.denx.de/u-boot-arm
[karo-tx-uboot.git] / include / configs / enbw_cmc.h
1 /*
2  * (C) Copyright 2011
3  * Heiko Schocher, DENX Software Engineering, hs@denx.de.
4  *
5  * Based on:
6  * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
7  *
8  * Based on davinci_dvevm.h. Original Copyrights follow:
9  *
10  * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
11  *
12  * This program is free software; you can redistribute it and/or modify
13  * it under the terms of the GNU General Public License as published by
14  * the Free Software Foundation; either version 2 of the License, or
15  * (at your option) any later version.
16  *
17  * This program is distributed in the hope that it will be useful,
18  * but WITHOUT ANY WARRANTY; without even the implied warranty of
19  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
20  * GNU General Public License for more details.
21  *
22  * You should have received a copy of the GNU General Public License
23  * along with this program; if not, write to the Free Software
24  * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25  */
26
27 #ifndef __CONFIG_H
28 #define __CONFIG_H
29
30 /*
31  * Board
32  */
33 #define CONFIG_DRIVER_TI_EMAC
34 #define CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT 7
35 #define CONFIG_USE_NAND
36
37 /*
38  * SoC Configuration
39  */
40 #define CONFIG_ARM926EJS                /* arm926ejs CPU core */
41 #define CONFIG_SOC_DA8XX                /* TI DA8xx SoC */
42 #define CONFIG_SOC_DA850                /* TI DA850 SoC */
43 #define CONFIG_SYS_CLK_FREQ             clk_get(DAVINCI_ARM_CLKID)
44 #define CONFIG_SYS_OSCIN_FREQ           24000000
45 #define CONFIG_SYS_TIMERBASE            DAVINCI_TIMER0_BASE
46 #define CONFIG_SYS_HZ_CLOCK             clk_get(DAVINCI_AUXCLK_CLKID)
47 #define CONFIG_SYS_HZ                   1000
48 #define CONFIG_SKIP_LOWLEVEL_INIT
49 #define CONFIG_DA850_LOWLEVEL
50 #define CONFIG_ARCH_CPU_INIT
51 #define CONFIG_DA8XX_GPIO
52 #define CONFIG_HOSTNAME         enbw_cmc
53 #define CONFIG_DISPLAY_CPUINFO
54
55 #define MACH_TYPE_ENBW_CMC      3585
56 #define CONFIG_MACH_TYPE        MACH_TYPE_ENBW_CMC
57
58 /*
59  * Memory Info
60  */
61 #define CONFIG_SYS_MALLOC_LEN   (0x10000 + 1*1024*1024) /* malloc() len */
62 #define PHYS_SDRAM_1            DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
63 #define PHYS_SDRAM_1_SIZE       (64 << 20) /* SDRAM size 64MB */
64 #define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
65
66 /* memtest start addr */
67 #define CONFIG_SYS_MEMTEST_START        (PHYS_SDRAM_1 + 0x2000000)
68
69 /* memtest will be run on 16MB */
70 #define CONFIG_SYS_MEMTEST_END  (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024)
71
72 #define CONFIG_NR_DRAM_BANKS    1 /* we have 1 bank of DRAM */
73 #define CONFIG_STACKSIZE        (256*1024) /* regular stack */
74
75 /*
76  * Serial Driver info
77  */
78 #define CONFIG_SYS_NS16550
79 #define CONFIG_SYS_NS16550_SERIAL
80 #define CONFIG_SYS_NS16550_REG_SIZE     -4      /* NS16550 register size */
81 #define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */
82 #define CONFIG_SYS_NS16550_CLK  clk_get(DAVINCI_UART2_CLKID)
83 #define CONFIG_CONS_INDEX       1               /* use UART0 for console */
84 #define CONFIG_BAUDRATE         115200          /* Default baud rate */
85 #define CONFIG_SYS_BAUDRATE_TABLE       { 9600, 19200, 38400, 57600, 115200 }
86 #define CONFIG_SYS_DA850_LPSC_UART      DAVINCI_LPSC_UART2
87 /*
88  * I2C Configuration
89  */
90 #define CONFIG_HARD_I2C
91 #define CONFIG_DRIVER_DAVINCI_I2C
92 #define CONFIG_SYS_I2C_SPEED            80000
93 #define CONFIG_SYS_I2C_SLAVE            10 /* Bogus, master-only in U-Boot */
94 #define CONFIG_SYS_I2C_EXPANDER_ADDR   0x20
95 #define CONFIG_CMD_I2C
96
97 #define CONFIG_CMD_DTT
98 #define CONFIG_DTT_LM75
99 #define CONFIG_DTT_SENSORS      {0}     /* Sensor addresses             */
100 #define CONFIG_SYS_DTT_MAX_TEMP 70
101 #define CONFIG_SYS_DTT_LOW_TEMP -30
102 #define CONFIG_SYS_DTT_HYSTERESIS       3
103
104 /*
105  * Flash & Environment
106  */
107 #ifdef CONFIG_USE_NAND
108 #define CONFIG_NAND_DAVINCI
109 #define CONFIG_SYS_NAND_USE_FLASH_BBT
110 #define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
111 #define CONFIG_SYS_NAND_PAGE_2K
112 #define CONFIG_SYS_NAND_CS              3
113 #define CONFIG_SYS_NAND_BASE            DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
114 #define CONFIG_SYS_CLE_MASK             0x10
115 #define CONFIG_SYS_ALE_MASK             0x8
116 #undef CONFIG_SYS_NAND_HW_ECC
117 #define CONFIG_SYS_MAX_NAND_DEVICE      1 /* Max number of NAND devices */
118 #define NAND_MAX_CHIPS                  1
119
120 #define MTDIDS_DEFAULT          "nor0=physmap-flash.0,nand0=davinci_nand.1"
121 #define MTDPARTS_DEFAULT                        \
122         "mtdparts="                             \
123                 "physmap-flash.0:"              \
124                         "512k(U-Boot),"         \
125                         "64k(env1),"            \
126                         "64k(env2),"            \
127                         "-(rest);"              \
128                 "davinci_nand.1:"               \
129                         "128k(dtb),"            \
130                         "3m(kernel),"           \
131                         "4m(rootfs),"           \
132                         "-(userfs)"
133
134
135 #define CONFIG_CMD_MTDPARTS
136
137 #endif
138
139 /*
140  * Network & Ethernet Configuration
141  */
142 #ifdef CONFIG_DRIVER_TI_EMAC
143 #define CONFIG_MII
144 #define CONFIG_BOOTP_DEFAULT
145 #define CONFIG_BOOTP_DNS
146 #define CONFIG_BOOTP_DNS2
147 #define CONFIG_BOOTP_SEND_HOSTNAME
148 #define CONFIG_NET_RETRY_COUNT  10
149 #define CONFIG_NET_MULTI
150 #endif
151
152 /*
153  * Flash configuration
154  */
155 #define CONFIG_SYS_FLASH_CFI
156 #define CONFIG_FLASH_CFI_DRIVER
157 #define CONFIG_FLASH_CFI_MTD
158 #define CONFIG_SYS_FLASH_BASE           0x60000000
159 #define CONFIG_SYS_FLASH_SIZE           0x01000000
160 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* max num of memory banks */
161 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE }
162 #define CONFIG_SYS_MAX_FLASH_SECT       128
163 #define CONFIG_FLASH_16BIT              /* Flash is 16-bit */
164
165 #define CONFIG_CMD_FLASH
166
167 #define CONFIG_ENV_IS_IN_FLASH
168 #define CONFIG_SYS_MONITOR_LEN  0x80000
169 #define CONFIG_ENV_ADDR         (CONFIG_SYS_FLASH_BASE + \
170                                         CONFIG_SYS_MONITOR_LEN)
171 #define CONFIG_ENV_SECT_SIZE    (64 << 10)
172 #define CONFIG_ENV_SIZE         (16 << 10)      /* 16 KiB */
173 #define CONFIG_ENV_ADDR_REDUND  (CONFIG_ENV_ADDR + \
174                                         CONFIG_ENV_SECT_SIZE)
175 #define CONFIG_ENV_SIZE_REDUND          (CONFIG_ENV_SIZE)
176 #undef CONFIG_ENV_IS_IN_NAND
177 #define CONFIG_DEFAULT_SETTINGS_ADDR    (CONFIG_ENV_ADDR_REDUND + \
178                                                 CONFIG_ENV_SECT_SIZE)
179
180 #define xstr(s) str(s)
181 #define str(s)  #s
182
183 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
184         "u-boot_addr_r=c0000000\0"                                      \
185         "u-boot=" xstr(CONFIG_HOSTNAME) "/u-boot.bin\0"                 \
186         "load=tftp ${u-boot_addr_r} ${u-boot}\0"                        \
187         "update=protect off " xstr(CONFIG_SYS_FLASH_BASE) " +${filesize};"\
188                 "erase " xstr(CONFIG_SYS_FLASH_BASE) " +${filesize};"   \
189                 "cp.b ${u-boot_addr_r} " xstr(CONFIG_SYS_FLASH_BASE)    \
190                 " ${filesize};"                                         \
191                 "protect on " xstr(CONFIG_SYS_FLASH_BASE) " +${filesize}\0"\
192         "netdev=eth0\0"                                                 \
193         "rootpath=/opt/eldk-arm/arm\0"                                  \
194         "nfsargs=setenv bootargs root=/dev/nfs rw "                     \
195                 "nfsroot=${serverip}:${rootpath}\0"                     \
196         "ramargs=setenv bootargs root=/dev/ram rw\0"                    \
197         "addip=setenv bootargs ${bootargs} "                            \
198                 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}"      \
199                 ":${hostname}:${netdev}:off panic=1\0"                  \
200         "kernel_addr_r=c0700000\0"                                      \
201         "fdt_addr_r=c0600000\0"                                         \
202         "ramdisk_addr_r=c0b00000\0"                                     \
203         "fdt_file=" xstr(CONFIG_HOSTNAME) "/"                           \
204                 xstr(CONFIG_HOSTNAME) ".dtb\0"                          \
205         "kernel_file=" xstr(CONFIG_HOSTNAME) "/uImage \0"               \
206         "nand_ld_ramdsk=nand read ${ramdisk_addr_r} 320000 400000\0"    \
207         "nand_ld_kernel=nand read ${kernel_addr_r} 20000 300000\0"      \
208         "nand_ld_fdt=nand read ${fdt_addr_r} 0 2000\0"                  \
209         "load_kernel=tftp ${kernel_addr_r} ${kernel_file}\0"            \
210         "load_fdt=tftp ${fdt_addr_r} ${fdt_file}\0"                     \
211         "load_nand=run nand_ld_ramdsk nand_ld_kernel nand_ld_fdt\0"     \
212         "addcon=setenv bootargs ${bootargs} console=ttyS2,"             \
213                 "${baudrate}n8\0"                                       \
214         "net_nfs=run load_fdt load_kernel; "                            \
215                 "run nfsargs addip addcon addmtd addmisc;"              \
216                 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0"              \
217         "nand_selfnand=run load_nand ramargs addip addcon addmisc;bootm "\
218                 "${kernel_addr_r} ${ramdisk_addr_r} ${fdt_addr_r}\0"    \
219         "bootcmd=run net_nfs\0"                                         \
220         "machid=e01\0"                                                  \
221         "key_cmd_0=echo key:   0\0"                                     \
222         "key_cmd_1=echo key:   1\0"                                     \
223         "key_cmd_2=echo key:   2\0"                                     \
224         "key_cmd_3=echo key:   3\0"                                     \
225         "key_magic_0=0\0"                                               \
226         "key_magic_1=1\0"                                               \
227         "key_magic_2=2\0"                                               \
228         "key_magic_3=3\0"                                               \
229         "magic_keys=0123\0"                                             \
230         "hwconfig=switch:lan=on,pwl=off\0"                              \
231         "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0"              \
232         "addmisc=setenv bootargs ${bootargs} davinci_mmc.use_dma=0\0"   \
233         "mtdids=" MTDIDS_DEFAULT "\0"                                   \
234         "mtdparts=" MTDPARTS_DEFAULT "\0"                               \
235         "logversion=2\0"                                                \
236         "\0"
237
238 /*
239  * U-Boot general configuration
240  */
241 #define CONFIG_BOOTFILE         "uImage" /* Boot file name */
242 #define CONFIG_SYS_PROMPT       "=> " /* Command Prompt */
243 #define CONFIG_SYS_CBSIZE       1024 /* Console I/O Buffer Size */
244 #define CONFIG_SYS_PBSIZE       (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
245 #define CONFIG_SYS_MAXARGS      16 /* max number of command args */
246 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
247 #define CONFIG_SYS_LOAD_ADDR    (PHYS_SDRAM_1 + 0x700000)
248 #define CONFIG_VERSION_VARIABLE
249 #define CONFIG_AUTO_COMPLETE
250 #define CONFIG_SYS_HUSH_PARSER
251 #define CONFIG_SYS_PROMPT_HUSH_PS2      "> "
252 #define CONFIG_CMDLINE_EDITING
253 #define CONFIG_SYS_LONGHELP
254 #define CONFIG_CRC32_VERIFY
255 #define CONFIG_MX_CYCLIC
256 #define CONFIG_BOOTDELAY        3
257 #define CONFIG_HWCONFIG
258 #define CONFIG_SHOW_BOOT_PROGRESS
259 #define CONFIG_BOARD_LATE_INIT
260
261 /*
262  * U-Boot commands
263  */
264 #include <config_cmd_default.h>
265 #define CONFIG_CMD_ENV
266 #define CONFIG_CMD_ASKENV
267 #define CONFIG_CMD_DHCP
268 #define CONFIG_CMD_DIAG
269 #define CONFIG_CMD_MII
270 #define CONFIG_CMD_PING
271 #define CONFIG_CMD_SAVES
272 #define CONFIG_CMD_MEMORY
273 #define CONFIG_CMD_CACHE
274
275 #ifndef CONFIG_DRIVER_TI_EMAC
276 #undef CONFIG_CMD_NET
277 #undef CONFIG_CMD_DHCP
278 #undef CONFIG_CMD_MII
279 #undef CONFIG_CMD_PING
280 #endif
281
282 #ifdef CONFIG_USE_NAND
283 #undef CONFIG_CMD_IMLS
284 #define CONFIG_CMD_NAND
285
286 #define CONFIG_CMD_MTDPARTS
287 #define CONFIG_MTD_DEVICE
288 #define CONFIG_MTD_PARTITIONS
289 #define CONFIG_LZO
290 #define CONFIG_RBTREE
291 #define CONFIG_CMD_UBI
292 #define CONFIG_CMD_UBIFS
293 #endif
294
295 #if !defined(CONFIG_USE_NAND) && \
296         !defined(CONFIG_USE_NOR) && \
297         !defined(CONFIG_USE_SPIFLASH)
298 #define CONFIG_ENV_IS_NOWHERE
299 #define CONFIG_SYS_NO_FLASH
300 #define CONFIG_ENV_SIZE         (16 << 10)
301 #undef CONFIG_CMD_IMLS
302 #undef CONFIG_CMD_ENV
303 #endif
304
305 #define CONFIG_SYS_TEXT_BASE            0x60000000
306 #define CONFIG_SYS_MONITOR_BASE         CONFIG_SYS_TEXT_BASE
307 #define CONFIG_SYS_SDRAM_BASE           0xc0000000
308 #define CONFIG_SYS_INIT_SP_ADDR         (0x8001ff00)
309
310 #define CONFIG_VERSION_VARIABLE
311 #define CONFIG_ENV_OVERWRITE
312
313 #define CONFIG_PREBOOT  "echo;" \
314         "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
315         "echo"
316 #define CONFIG_MISC_INIT_R
317
318 #define CONFIG_CMC_RESET_PIN    0x04000000
319 #define CONFIG_CMC_RESET_TIMEOUT        3
320
321 #define CONFIG_HW_WATCHDOG
322 #define CONFIG_SYS_WDTTIMERBASE         DAVINCI_TIMER1_BASE
323 #define CONFIG_SYS_WDT_PERIOD_LOW       0x0c000000
324 #define CONFIG_SYS_WDT_PERIOD_HIGH      0x0
325
326 #define CONFIG_CMD_DATE
327 #define CONFIG_RTC_DAVINCI
328
329 /* SD/MMC */
330 #define CONFIG_MMC
331 #define CONFIG_GENERIC_MMC
332 #define CONFIG_DAVINCI_MMC
333 #define CONFIG_MMC_MBLOCK
334 #define CONFIG_DOS_PARTITION
335 #define CONFIG_CMD_FAT
336 #define CONFIG_CMD_MMC
337
338
339 /* FDT support */
340 #define CONFIG_OF_LIBFDT
341
342 /* LowLevel Init */
343 /* PLL */
344 #define CONFIG_SYS_DV_CLKMODE           0
345 #define CONFIG_SYS_DA850_PLL0_POSTDIV   0
346 #define CONFIG_SYS_DA850_PLL0_PLLDIV1   0x8000
347 #define CONFIG_SYS_DA850_PLL0_PLLDIV2   0x8001
348 #define CONFIG_SYS_DA850_PLL0_PLLDIV3   0x8002 /* 150MHz */
349 #define CONFIG_SYS_DA850_PLL0_PLLDIV4   0x8003
350 #define CONFIG_SYS_DA850_PLL0_PLLDIV5   0x8002
351 #define CONFIG_SYS_DA850_PLL0_PLLDIV6   CONFIG_SYS_DA850_PLL0_PLLDIV1
352 #define CONFIG_SYS_DA850_PLL0_PLLDIV7   0x8005
353
354 #define CONFIG_SYS_DA850_PLL1_POSTDIV   1
355 #define CONFIG_SYS_DA850_PLL1_PLLDIV1   0x8000
356 #define CONFIG_SYS_DA850_PLL1_PLLDIV2   0x8001
357 #define CONFIG_SYS_DA850_PLL1_PLLDIV3   0x8002
358
359 #define CONFIG_SYS_DA850_PLL0_PLLM      18      /* PLL0 -> 456 MHz */
360 #define CONFIG_SYS_DA850_PLL1_PLLM      24      /* PLL1 -> 300 MHz */
361
362 /* DDR RAM */
363 #define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
364                         DV_DDR_PHY_EXT_STRBEN   | \
365                         (0x4 << DV_DDR_PHY_RD_LATENCY_SHIFT))
366
367 #define CONFIG_SYS_DA850_DDR2_SDBCR (0 | \
368                   (0 << DV_DDR_SDCR_DDR2TERM1_SHIFT) | \
369                   (0 << DV_DDR_SDCR_MSDRAMEN_SHIFT) | \
370                   (1 << DV_DDR_SDCR_DDR2EN_SHIFT) | \
371                   (0x1 << DV_DDR_SDCR_DDREN_SHIFT)      | \
372                   (0x1 << DV_DDR_SDCR_SDRAMEN_SHIFT)    | \
373                   (0x1 << DV_DDR_SDCR_TIMUNLOCK_SHIFT)  | \
374                   (0x1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT)  | \
375                   (0x3 << DV_DDR_SDCR_CL_SHIFT)         | \
376                   (0x2 << DV_DDR_SDCR_IBANK_SHIFT)              | \
377                   (0x2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
378
379 #define CONFIG_SYS_DA850_DDR2_SDBCR2 4 /* 13 row address bits */
380
381 /*
382  * freq = 150MHz -> t = 7ns
383  */
384 #define CONFIG_SYS_DA850_DDR2_SDTIMR (0 | \
385                 (0x0d << DV_DDR_SDTMR1_RFC_SHIFT)       | \
386                 (1 << DV_DDR_SDTMR1_RP_SHIFT)           | \
387                 (1 << DV_DDR_SDTMR1_RCD_SHIFT)          | \
388                 (1 << DV_DDR_SDTMR1_WR_SHIFT)           | \
389                 (5 << DV_DDR_SDTMR1_RAS_SHIFT)          | \
390                 (7 << DV_DDR_SDTMR1_RC_SHIFT)           | \
391                 (1 << DV_DDR_SDTMR1_RRD_SHIFT)          | \
392                 (readl(&dv_ddr2_regs_ctrl->sdtimr) & 0x4) |  /* Reserved */ \
393                 ((2 - 1) << DV_DDR_SDTMR1_WTR_SHIFT))
394
395 /*
396  * freq = 150MHz -> t=7ns
397  */
398 #define CONFIG_SYS_DA850_DDR2_SDTIMR2 (0 | \
399         (readl(&dv_ddr2_regs_ctrl->sdtimr2) & 0x80000000) | /* Reserved */ \
400         (8 << DV_DDR_SDTMR2_RASMAX_SHIFT)               | \
401         (2 << DV_DDR_SDTMR2_XP_SHIFT)                   | \
402         (0 << DV_DDR_SDTMR2_ODT_SHIFT)                  | \
403         (15 << DV_DDR_SDTMR2_XSNR_SHIFT)                | \
404         (27 << DV_DDR_SDTMR2_XSRD_SHIFT)                | \
405         (0 << DV_DDR_SDTMR2_RTP_SHIFT)                  | \
406         (2 << DV_DDR_SDTMR2_CKE_SHIFT))
407
408 #define CONFIG_SYS_DA850_DDR2_SDRCR     0x00000407
409 #define CONFIG_SYS_DA850_DDR2_PBBPR     0x30
410 #define CONFIG_SYS_DA850_SYSCFG_SUSPSRC (DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
411                                         DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
412                                         DAVINCI_SYSCFG_SUSPSRC_UART2 | \
413                                         DAVINCI_SYSCFG_SUSPSRC_EMAC |\
414                                         DAVINCI_SYSCFG_SUSPSRC_I2C)
415
416 #define CONFIG_SYS_DA850_CS2CFG (DAVINCI_ABCR_WSETUP(2) | \
417                                 DAVINCI_ABCR_WSTROBE(6) | \
418                                 DAVINCI_ABCR_WHOLD(1)   | \
419                                 DAVINCI_ABCR_RSETUP(2)  | \
420                                 DAVINCI_ABCR_RSTROBE(6) | \
421                                 DAVINCI_ABCR_RHOLD(1)   | \
422                                 DAVINCI_ABCR_ASIZE_16BIT)
423
424 #define CONFIG_SYS_DA850_CS3CFG (DAVINCI_ABCR_WSETUP(1) | \
425                                 DAVINCI_ABCR_WSTROBE(2) | \
426                                 DAVINCI_ABCR_WHOLD(1)   | \
427                                 DAVINCI_ABCR_RSETUP(1)  | \
428                                 DAVINCI_ABCR_RSTROBE(6) | \
429                                 DAVINCI_ABCR_RHOLD(1)   | \
430                                 DAVINCI_ABCR_ASIZE_8BIT)
431
432 /*
433  * NOR Bootconfiguration word:
434  * Method: Direc boot
435  * EMIFA access mode: 16 Bit
436  */
437 #define CONFIG_SYS_DV_NOR_BOOT_CFG      (0x11)
438
439 #define CONFIG_POST     (CONFIG_SYS_POST_MEMORY)
440 #define CONFIG_SYS_POST_WORD_ADDR 0x8001FFF0
441 #define CONFIG_LOGBUFFER
442 #define CONFIG_SYS_CONSOLE_IS_IN_ENV
443
444 #define CONFIG_BOOTCOUNT_LIMIT
445 #define CONFIG_SYS_BOOTCOUNT_ADDR       DAVINCI_RTC_BASE
446
447 #define CONFIG_SYS_NAND_U_BOOT_DST      0xc0080000
448 #define CONFIG_SYS_NAND_U_BOOT_OFFS     0x60004000
449 #define CONFIG_SYS_NAND_U_BOOT_SIZE     0x70000
450 #define CONFIG_SYS_NAND_U_BOOT_START    CONFIG_SYS_NAND_U_BOOT_DST
451 #endif /* __CONFIG_H */