]> git.kernelconcepts.de Git - karo-tx-uboot.git/commitdiff
x86: fdt: Create basic .dtsi file for coreboot
authorSimon Glass <sjg@chromium.org>
Mon, 3 Dec 2012 13:56:51 +0000 (13:56 +0000)
committerSimon Glass <sjg@chromium.org>
Thu, 6 Dec 2012 22:30:42 +0000 (14:30 -0800)
This contains just the minimum information for a coreboot-based board.

Signed-off-by: Stefan Reinauer <reinauer@chromium.org>
Signed-off-by: Gabe Black <gabeblack@chromium.org>
Signed-off-by: Simon Glass <sjg@chromium.org>
arch/x86/dts/coreboot.dtsi [new file with mode: 0644]
arch/x86/dts/skeleton.dtsi [new file with mode: 0644]
board/chromebook-x86/dts/alex.dts [moved from board/chromebook-x86/dts/x86-alex.dts with 53% similarity]
board/chromebook-x86/dts/link.dts [new file with mode: 0644]

diff --git a/arch/x86/dts/coreboot.dtsi b/arch/x86/dts/coreboot.dtsi
new file mode 100644 (file)
index 0000000..4862a59
--- /dev/null
@@ -0,0 +1,16 @@
+/include/ "skeleton.dtsi"
+
+/ {
+       aliases {
+               console = "/serial";
+       };
+
+       serial {
+               compatible = "ns16550";
+               reg-shift = <1>;
+               io-mapped = <1>;
+               multiplier = <1>;
+               baudrate = <115200>;
+               status = "disabled";
+       };
+};
diff --git a/arch/x86/dts/skeleton.dtsi b/arch/x86/dts/skeleton.dtsi
new file mode 100644 (file)
index 0000000..b41d241
--- /dev/null
@@ -0,0 +1,13 @@
+/*
+ * Skeleton device tree; the bare minimum needed to boot; just include and
+ * add a compatible value.  The bootloader will typically populate the memory
+ * node.
+ */
+
+/ {
+       #address-cells = <1>;
+       #size-cells = <1>;
+       chosen { };
+       aliases { };
+       memory { device_type = "memory"; reg = <0 0>; };
+};
similarity index 53%
rename from board/chromebook-x86/dts/x86-alex.dts
rename to board/chromebook-x86/dts/alex.dts
index bd90d185f1c589398930ef5b4408101c6db87f57..cb6a9e41eeda98746ac27905ee314155b6af862e 100644 (file)
@@ -1,5 +1,7 @@
 /dts-v1/;
 
 /dts-v1/;
 
+/include/ "coreboot.dtsi"
+
 / {
         #address-cells = <1>;
         #size-cells = <1>;
 / {
         #address-cells = <1>;
         #size-cells = <1>;
               silent_console = <0>;
        };
 
               silent_console = <0>;
        };
 
-       aliases {
-               console = "/serial@e0401000";
-       };
+        gpio: gpio {};
 
 
-       serial@e0401000 {
-               compatible = "ns16550";
-               reg = <0xe0401000 0x40>;
-               id = <1>;
-               reg-shift = <1>;
-               baudrate = <115200>;
-               clock-frequency = <4000000>;
-               multiplier = <1>;
-               status = "ok";
+       serial {
+               reg = <0x3f8 8>;
+               clock-frequency = <115200>;
        };
 
         chosen { };
        };
 
         chosen { };
diff --git a/board/chromebook-x86/dts/link.dts b/board/chromebook-x86/dts/link.dts
new file mode 100644 (file)
index 0000000..af60f59
--- /dev/null
@@ -0,0 +1,24 @@
+/dts-v1/;
+
+/include/ "coreboot.dtsi"
+
+/ {
+        #address-cells = <1>;
+        #size-cells = <1>;
+       model = "Google Link";
+       compatible = "google,link", "intel,celeron-ivybridge";
+
+       config {
+              silent_console = <0>;
+       };
+
+        gpio: gpio {};
+
+       serial {
+               reg = <0x3f8 8>;
+               clock-frequency = <115200>;
+       };
+
+        chosen { };
+        memory { device_type = "memory"; reg = <0 0>; };
+};