]> git.kernelconcepts.de Git - karo-tx-uboot.git/blob - drivers/mtd/spi/sf_internal.h
sf: Set quad enable bit support
[karo-tx-uboot.git] / drivers / mtd / spi / sf_internal.h
1 /*
2  * SPI flash internal definitions
3  *
4  * Copyright (C) 2008 Atmel Corporation
5  * Copyright (C) 2013 Jagannadha Sutradharudu Teki, Xilinx Inc.
6  *
7  * SPDX-License-Identifier:     GPL-2.0+
8  */
9
10 #ifndef _SF_INTERNAL_H_
11 #define _SF_INTERNAL_H_
12
13 #define SPI_FLASH_16MB_BOUN             0x1000000
14
15 /* CFI Manufacture ID's */
16 #define SPI_FLASH_CFI_MFR_SPANSION      0x01
17 #define SPI_FLASH_CFI_MFR_STMICRO       0x20
18 #define SPI_FLASH_CFI_MFR_WINBOND       0xef
19
20 /* SECT flags */
21 #define SECT_4K                         (1 << 1)
22 #define SECT_32K                        (1 << 2)
23 #define E_FSR                           (1 << 3)
24
25 /* Erase commands */
26 #define CMD_ERASE_4K                    0x20
27 #define CMD_ERASE_32K                   0x52
28 #define CMD_ERASE_CHIP                  0xc7
29 #define CMD_ERASE_64K                   0xd8
30
31 /* Write commands */
32 #define CMD_WRITE_STATUS                0x01
33 #define CMD_PAGE_PROGRAM                0x02
34 #define CMD_WRITE_DISABLE               0x04
35 #define CMD_READ_STATUS                 0x05
36 #define CMD_QUAD_PAGE_PROGRAM           0x32
37 #define CMD_READ_STATUS1                0x35
38 #define CMD_WRITE_ENABLE                0x06
39 #define CMD_READ_CONFIG                 0x35
40 #define CMD_FLAG_STATUS                 0x70
41
42 /* Read commands */
43 #define CMD_READ_ARRAY_SLOW             0x03
44 #define CMD_READ_ARRAY_FAST             0x0b
45 #define CMD_READ_DUAL_OUTPUT_FAST       0x3b
46 #define CMD_READ_DUAL_IO_FAST           0xbb
47 #define CMD_READ_QUAD_OUTPUT_FAST       0x6b
48 #define CMD_READ_ID                     0x9f
49
50 /* Bank addr access commands */
51 #ifdef CONFIG_SPI_FLASH_BAR
52 # define CMD_BANKADDR_BRWR              0x17
53 # define CMD_BANKADDR_BRRD              0x16
54 # define CMD_EXTNADDR_WREAR             0xC5
55 # define CMD_EXTNADDR_RDEAR             0xC8
56 #endif
57
58 /* Common status */
59 #define STATUS_WIP                      0x01
60 #define STATUS_QEB_WINSPAN              (1 << 1)
61 #define STATUS_PEC                      0x80
62
63 /* Flash timeout values */
64 #define SPI_FLASH_PROG_TIMEOUT          (2 * CONFIG_SYS_HZ)
65 #define SPI_FLASH_PAGE_ERASE_TIMEOUT    (5 * CONFIG_SYS_HZ)
66 #define SPI_FLASH_SECTOR_ERASE_TIMEOUT  (10 * CONFIG_SYS_HZ)
67
68 /* SST specific */
69 #ifdef CONFIG_SPI_FLASH_SST
70 # define SST_WP                 0x01    /* Supports AAI word program */
71 # define CMD_SST_BP             0x02    /* Byte Program */
72 # define CMD_SST_AAI_WP         0xAD    /* Auto Address Incr Word Program */
73
74 int sst_write_wp(struct spi_flash *flash, u32 offset, size_t len,
75                 const void *buf);
76 #endif
77
78 /* Send a single-byte command to the device and read the response */
79 int spi_flash_cmd(struct spi_slave *spi, u8 cmd, void *response, size_t len);
80
81 /*
82  * Send a multi-byte command to the device and read the response. Used
83  * for flash array reads, etc.
84  */
85 int spi_flash_cmd_read(struct spi_slave *spi, const u8 *cmd,
86                 size_t cmd_len, void *data, size_t data_len);
87
88 /*
89  * Send a multi-byte command to the device followed by (optional)
90  * data. Used for programming the flash array, etc.
91  */
92 int spi_flash_cmd_write(struct spi_slave *spi, const u8 *cmd, size_t cmd_len,
93                 const void *data, size_t data_len);
94
95
96 /* Flash erase(sectors) operation, support all possible erase commands */
97 int spi_flash_cmd_erase_ops(struct spi_flash *flash, u32 offset, size_t len);
98
99 /* Program the status register */
100 int spi_flash_cmd_write_status(struct spi_flash *flash, u8 sr);
101
102 /* Set quad enbale bit for winbond and spansion flashes */
103 int spi_flash_set_qeb_winspan(struct spi_flash *flash);
104
105 /* Enable writing on the SPI flash */
106 static inline int spi_flash_cmd_write_enable(struct spi_flash *flash)
107 {
108         return spi_flash_cmd(flash->spi, CMD_WRITE_ENABLE, NULL, 0);
109 }
110
111 /* Disable writing on the SPI flash */
112 static inline int spi_flash_cmd_write_disable(struct spi_flash *flash)
113 {
114         return spi_flash_cmd(flash->spi, CMD_WRITE_DISABLE, NULL, 0);
115 }
116
117 /*
118  * Send the read status command to the device and wait for the wip
119  * (write-in-progress) bit to clear itself.
120  */
121 int spi_flash_cmd_wait_ready(struct spi_flash *flash, unsigned long timeout);
122
123 /*
124  * Used for spi_flash write operation
125  * - SPI claim
126  * - spi_flash_cmd_write_enable
127  * - spi_flash_cmd_write
128  * - spi_flash_cmd_wait_ready
129  * - SPI release
130  */
131 int spi_flash_write_common(struct spi_flash *flash, const u8 *cmd,
132                 size_t cmd_len, const void *buf, size_t buf_len);
133
134 /*
135  * Flash write operation, support all possible write commands.
136  * Write the requested data out breaking it up into multiple write
137  * commands as needed per the write size.
138  */
139 int spi_flash_cmd_write_ops(struct spi_flash *flash, u32 offset,
140                 size_t len, const void *buf);
141
142 /*
143  * Same as spi_flash_cmd_read() except it also claims/releases the SPI
144  * bus. Used as common part of the ->read() operation.
145  */
146 int spi_flash_read_common(struct spi_flash *flash, const u8 *cmd,
147                 size_t cmd_len, void *data, size_t data_len);
148
149 /* Flash read operation, support all possible read commands */
150 int spi_flash_cmd_read_ops(struct spi_flash *flash, u32 offset,
151                 size_t len, void *data);
152
153 #endif /* _SF_INTERNAL_H_ */